Bonfring International Journal of Research in Communication Engineering

Impact Factor: 0.528 | International Scientific Indexing(ISI) calculate based on International Citation Report(ICR)


High Speed Implementation of Floating Point Multiplier for Low Power Design Applications

Sachin Aralikatti and Reshma Nadaf


Abstract:

The floating point arithmetic operations are giving excellent results for scientific applications like quantum computing, climatic condition predictions where high pr?cision is obligatory. The internal hardware of floating point multiplication is most time and power consuming operation, so it can be improved by replacing the internal components by the delay efficient designs so that overall speed is increased. The other sub blocks like floating point addition and subtraction are also included with floating point multiplier for decimation in time FFT algorithm to prove its performance. The results observed on vertex-5 FPGA with xilinx isim 14.5v design suite .

Keywords: Vertex-5 FPGA, Floating Point Multiplier, FFT Application.

Volume: 6 | Issue: Special Issue on Recent Advancements in Electronics and Communication Engineering|Editors:Dr.G.A. Bidkar,Dr.C. Vijaya and Dr.S.B. Kulkarni

Pages: 108-112

Issue Date: November , 2016

DOI: 10.9756/BIJRCE.8213

Full Text

Email

Password

 


This Journal is an Open Access Journal to Facilitate the Research Community